# 7. Nonlinear Analog Circuits

# Topics to be discussed:

- 1. Analog Comparator Circuit
- 2. Adaptive Biasing Circuit
- 3. Analog Multiplier Circuit

# 1. Analog Comparator Circuit

### **Basic Comparator:**

The schematic symbol and basic operation of a voltage comparator are shown below.



**Note:** As a simple comparator an OPAMP can be used in some less demanding low-frequency or low speed applications

## High Performance Comparator Design

Here we discuss practical comparator design and analysis where speed and sensitivity are important.



#### The Comparator consists of 3 stages:

#### a) The input preamplifier:

Amplifies the input signal to improve the comparator sensitivity. Isolates the input from switching noise coming from +ve feedback ckt.

#### b) Decision Circuit:

Heart of the comparator.

Used to determine which of the input signals is larger.

#### c) Post-amplifier:

Amplifies and outputs a digital signal.

Designing a comparator begins with considering input common-mode range, power dissipation, propagation delay and comparator gain.

# a) The input preamplifier:



- The sizes of M1 and M2 are set by considering the differential amplifier transconductance (g<sub>m</sub>) and the input capacitance.
- Transconductance sets the "gain" of the stage while the input capacitance is determined by the size of M1 and M2, which decides the "speed".

[ 
$$Av = g_m(r_{o2}//r_{o4}); dV/dt = I_{SS}/C_L$$
 ]

The output current in terms of input voltage is given by,

$$\mathbf{i}_{o+} = \mathbf{g}_{m}/2 \ (\mathbf{v}_{+} - \mathbf{v}_{-}) + \mathbf{I}_{SS}/2$$

$$= \mathbf{I}_{SS} - \mathbf{i}_{o-}$$

$$\mathbf{I}_{SS} = \mathbf{i}_{o+} + \mathbf{i}_{o-}$$

And, 
$$g_m = g_{m1} = g_{m2} = \sqrt{\frac{W}{L} \; \mu_n \; \textbf{C}_{\text{ox}} \; \textbf{I}_{\text{SS}}}$$



The input voltage is given by,

$$v_{+} = v_{gs1} - v_{gs2} = i_{d1}/g_{m1} - i_{d2}/g_{m2}$$

Ideally, zero AC current flows into the current sink so that,

$$i_{d1} = -i_{d2} = i_d$$
 and  $g_{m1} = g_{m2} = g_m$ 

$$v_{+} = 2i_{d}/g_{m}$$
; or,  $i_{d} = g_{m}/2(v_{+})$ 

#### Increasing the gain of the first stage:

$$\begin{split} i_{o+} &= g_m/2(v_+ - v_-) + I_{SS}/2 & \mu_n C_{ox} = K_n = 50 \mu A/V^2 \\ &= I_{SS} - i_{o-} & I_{SS} = 20 \mu A \end{split}$$
 And, 
$$g_m = \sqrt{\frac{W}{L} \mu_n C_{ox} I_{SS}} = \sqrt{10/2 \times 50 \times 20} = \frac{71 \mu A/V}{L}$$

If  $(v_+ - v_-) = 10 \text{mV}$  and  $I_{SS} = 20 \mu \text{A}$ , then the output currents  $i_{o+}$  and  $i_{o-}$  are  $10.35 \mu \text{A}$  and  $9.65 \mu \text{A}$  resp.

To further increase the gain of the first stage, we can size up the widths of the MOSFETs M3 and M4 relative to the widths of M31 and M41.

# b) Decision Circuit:



- Is the heart of the comparator.
- Should be capable of discriminating mV level signals.
- Uses positive feedback from the cross-gate connection of M6 and M7 to increase the gain.

#### **How it works?**

Assume that 
$$\beta_5 = \beta_8 = \beta_A$$
; And  $\beta_6 = \beta_7 = \beta_B$ ;



Assume that  $i_{0+} >> i_{0-}$  so that M5 and M7 are **ON** And M6 and M8 are **OFF**;

Now, 
$$v_{o-}$$
 is approx. 0 V and  $v_{o+} = \sqrt{\frac{2i_{o+}}{\beta_A}} + V_{THN}$ 

Now, if we start increase  $i_{o-}$  and decrease  $i_{o+}$  switching takes place when the drain-source voltage of M7 =  $V_{THN}$  of M6. Now, M7 enters into saturation region when the current through M7 is,

$$i_{o-} = \beta_B/2 (v_{o+} - V_{THN})^2 = (\beta_B/\beta_A) i_{o+}$$

If  $\beta_A = \beta_B$ , then switching takes place when the currents,  $i_{o+}$  and  $i_{o-}$  are equal.

A similar analysis for increasing  $i_{o+}$  and decreasing  $i_{o-}$  yields a switching point of,  $i_{o+} = (\beta_A/\beta_B) i_{o-}$ 

# c) Post-amplifier:

Self biased differential amplifier:



- This circuit is a self-biasing differential amplifier.
- An inverter is added on the output of the amplifier as an additional gain stage and to isolate any load capacitance from the self-biasing differential amplifier.
- To convert the output of the decision circuit into a logic signal.
- Should not have slew-rate limitations

## Complete comparator schematic:



# 2. Adaptive Biasing Circuit

## **Applications:**

- 1. To reduce the power dissipation in Amplifiers.
- 2. To increase the output current drive capability.
- 3. To eliminate slew rate limitations.

That is, used in the design of Low power, High Speed circuits.

# Differential Amplifier



# Adaptively Biased Diff. Amp.



# **Current Differential Amplifier**



# **Adaptively Biased Diff. Amp.**



- P-channel MOSFETs are added adjacent to M3 and M4 to mirror the currents through M1 and M2 (I<sub>1</sub> and I<sub>2</sub>).
- Positive f/b exists through the loop M1, M3, M5, M6, M7
- Initially, when M2 is OFF, current in M1 and M3 is I<sub>SS</sub>.
- This is mirrored in M5 and M6, and thus I<sub>SS1</sub> becomes KI<sub>SS</sub>.
- So, the tail current, which flows through M1, is now (I<sub>SS</sub> + K.I<sub>SS</sub>)
- This current circles back around the +ve f/b loop and increases by K.
- This continues and results in: I<sub>tot</sub> = I<sub>ss</sub> (1+K+K<sup>2</sup>+K<sup>3</sup>+....)
- If K<1, this geometric series can be written as,</li>

$$I_{tot} = \frac{I_{SS}}{1-K}$$

# 3. Analog Multipliers

$$V_{out} = V_x \cdot V_y$$

v<sub>x</sub> & v<sub>y</sub> are 2 analog signals.

# **Applications:**

- 1. Extensively used in communication systems.
  - a) Modulators
  - b) Frequency Mixer

### Four-Quadrant Multiplier:

 $V_{out} = K_m V_x \cdot V_y$  Where  $K_m$  is the multiplier gain in V<sup>-1</sup>



#### **Offsets and Nonlinearities**

In reality, imperfections exist in the multiplier gain, resulting in **Offsets** and **Nonlinearities**.

$$\therefore \mathbf{v}_{\text{out}} = \mathbf{K}_{\text{m}}(\mathbf{v}_{x} + \mathbf{v}_{\text{OS}x})(\mathbf{v}_{y} + \mathbf{v}_{\text{OS}y}) + \mathbf{v}_{\text{OSout}} + \mathbf{v}_{x}^{n} + \mathbf{v}_{y}^{n}$$
Nonlinearities

Offset voltages associated with the x-, y- inputs and the output resp.

### **Analog Multipliers - Implementation**

1. Using multiplying Quad

2. Using Squaring circuits — for high freq. applications

# 1. Analog Multipliers Using multiplying Quad



## **Multiplying Quad**

Quad operates in the triode region. Hence MOSFETs M1 to M4 can be thought of as resistors.

$$v_{o-} = -R(i_{D1} + i_{D2});$$
  $v_{o+} = -R(i_{D3} + i_{D4})$   
 $v_{out} = v_{o+} - v_{o-} = R(i_{D1} + i_{D2} - i_{D3} - i_{D4}) \longrightarrow (1)$ 

## **Biasing the Quad**



**Note**: Input signals are broken into 2 parts to maintain generality

#### **MOSFET Currents**

For a MOSFET in triode region,

$$I_{D} = \beta[(V_{GS}-V_{THN})V_{DS}-\frac{1}{2}V_{DS}^{2}]$$

Therefore,

$$i_{D1} = \beta_1 [(V_{GS} + V_y/2 - V_{THN1})(V_x/2) - \frac{1}{2}(V_x/2)^2] \longrightarrow (2)$$

$$i_{D2} = \beta_2[(V_{GS}-V_y/2-V_{THN2})(-V_x/2)-1/2(-V_x/2)^2] \longrightarrow (3)$$

$$i_{D3} = \beta_3[(V_{GS}-V_y/2-V_{THN3})(V_x/2)-1/2(V_x/2)^2] \longrightarrow (4)$$

$$i_{D4} = \beta_4 [(V_{GS} + V_y/2 - V_{THN4})(-V_x/2) - \frac{1}{2}(-V_x/2)^2] \longrightarrow (5)$$

If 
$$\beta = \beta_1 = \beta_2 = \beta_3 = \beta_4$$

$$V_{out} = R(i_{D1} + i_{D2} - i_{D3} - i_{D4})$$

$$V_{out} = R\beta(V_x/2) [V_y/2 - V_{THN1} + V_y/2 + V_{THN2} + V_y/2 + V_{THN3} + V_y/2 - V_{THN4}] \longrightarrow (6)$$

If  $V_{THN1}=(V_{THN2} \text{ or } V_{THN3})$  and  $V_{THN4}=(V_{THN3} \text{ or } V_{THN2})$ , then eqn. (6) becomes,

$$v_{out} = R\beta. v_x v_y$$
 (7)

**Note:** MOSFET sources can either be connected to the OP-AMP (all have same bulk effect) or to the x-inputs (bulk effect of M1= M3 and M2 = M4).

# 2. Analog Multipliers Using Squaring circuits

Basic Equation used:

$$V_0 = (V_1 + V_2)^2 - (V_1 - V_2)^2 = 4V_1V_2 - (1)$$

The implementation requires a <u>sum squaring</u> and a <u>difference squaring</u> circuits.

## **Sum Squaring Circuit**



# Proof / Derivation - refer to the papers



#### **Difference Squaring Circuit**





a) Sum squaring circuit

b) Diff. squaring circuit

#### Sum squaring circuit

$$I_{SQ(a)} = \frac{1}{4}\beta_{23} (V_1 + V_2)^2$$

$$V_{o-} = V_{DD} - I_{SQ(a)} R$$

#### Diff. squaring circuit

$$I_{SQ(b)} = \frac{1}{4}\beta_{23} (V_1 - V_2)^2$$

$$V_{o+} = V_{DD} - I_{SQ(b)} R$$

$$V_{\text{out}} = V_{\text{o+}} - V_{\text{o-}} = \frac{1}{4}R\beta_{23} [(V_1 + V_2)^2 - (V_1 - V_2)^2]$$

Or, using eqn. (1),

$$V_{\text{out}} = R\beta_{23} . V_1 V_2$$